An improved phase-locked loop (PLL) with a wide frequency division ratio range is presented. A digital to analog converter (DAC) is used to separate the proportional path and integral path, thus the dynamic performance of PLL can be flexibly adjusted by DAC and the current-controlled oscillator (CCO). As the resistor in the second-order PLL is replaced by an equivalent circuit, the implemented PLL is insensitive to the process, voltage, and temperature (PVT) variation. Decoupling the relationship between loop bandwidth ωb and division ratio N improves the overall performance over a wide dynamic output frequency range. The PLL was implemented in TSMC 22 nm CMOS process and the chip occupies an area of 0.04 mm2. The measured output frequency is ranged from 0.8 GHz to 3.6 GHz. The phase noise is −107.3dBc@1 MHz and the integrated RMS jitters at 1.92 GHz is 3.36ps. The total power consumption at 1.92 GHz is 4.2 mW.