Abstract

In order to design radiation-tolerant CMOS VLSI circuits, six different radiation-hardened structures including SOS, have been investigated utilizing 4-bit clocked CMOS static shift registers with a 5 V supply voltage. Packing density has been compared, utilizing clocked CMOS static shift register cells which have been designed using the same 2 μm design rules. Total dose radiation test results and latch-up holding voltages have been shown. Propagation delay times have also been shown, utilizing nineteen-stage CMOS ring oscillators. Based on the above results, the usefulness of thin field oxide introduced between source/drain diffusion layers and thick field oxide, combined with epitaxial or SOS substrate is discussed for use in radiation-tolerant CMOS VLSI designs.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.