Abstract

A 100bit 200MS/s Pipeline ADC suing op-amp sharing and capacitor sharing architecture is proposed. In op-amp sharing pipeline ADC architecture, memory effect of residual charge occurs due to sharing an op-amp between two adjacent stages of the pipeline ADC. The proposed dual-input op-amp removes the memory effect in analog domain without complicated digital calibration. The dual-input op-amp simplifies the analog circuit, which reduces the die area. The ADC is implemented in TSMC 0.18μm 1P6M CMOS technology. The supply voltage is 1.8V. The simulation result shows 57.7dB SNDR and 61.13dB SFDR with a 98MHz input operating at a 200MS/s sampling rate. The area is 1.2mm × 1.2mm.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.