Abstract

The requirement for portable devices with high fidelity should consume less power . Adding two binary numbers is the basic thing in ALU Unit. Adder is an important part of the processor. The complexity of designing the multiplier and ALU changes due to the transistor count. Full adder plays a vital role in signal processing applications, Embedded systems. In the design of fundamental computation units such as multiplier should be included in future applications. Designing VLSI multipliers helps in deriving high end performance architecture which minimizes the consumed power consumption in the architecture. Generally, parallel multipliers are adopted for area optimization and processing speed. 28 T and 20 T full adders are designed which is further utilized for the implementation of Braun multiplier in virtuso schematic of Cadence software 180nm transistor size design.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call