Abstract

Problem statement: Parallel array multipliers are required to achieve high execution speed for Digital Signal Processing (DSP) applications. Approach: The purpose of this article is to investigate Field Programmable Gate Arrays (FPGAs) implementation of standard Braun’s multipliers on Spartan-3AN, Virtex-2, Virtex-4 and Virtex-5 FPGAs using Very high speed integrated circuit Hardware Description Language (VHDL). The delay study was analyzed using Analysis Of Variance (ANOVA) method using the software Statistical Package for Social Science (SPSS) with a 0.05 confidence level was used to compare the FPGA devices. Results: The FPGA resource utilization by Virtex-5 is the lowest in value for 4×4, 6×6, 8×8 and 12×12-bit Braun’s multipliers as compared to Spartan-3AN, Virtex-2 and Virtex-4 FPGAs. The average connection delays in Virtex-2 shows consistency and gradual increase in value as the size of multiplier increased. Virtex-2 FPGA demonstrates lower average connection delays as compared to Spartan-3AN, Virtex-4 and Virtex-5 FPGAs. For the maximum pin delay same observations are obtained for Virtex-2 FPGA. The anomalies in maximum pin delay and average connection delay are observed in Virtex-5, Virtex-4 and Spartan-3AN FPGAs. FPGA devices also demonstrate that as the size of multipliers increases their mean latency value is also increases. Conclusion: The FPGA resource utilization by Virtex-5 is the lowest in value for 4×4, 6×6, 8×8 and 12×12-bit Braun’s multipliers as compared to Spartan-3AN, Virtex-2 and Virtex-4 FPGAs. Even value obtained for Virtex-5 FPGA for 4×4 bit standard Braun’s multiplier for number of occupied slices and look up tables are lower in value than reported in literature.

Highlights

  • Computational complexities of algorithms require should be verified and optimized before fast and efficient parallel multipliers for Digital Signal implementation

  • The objective of this study is to present study of Multiplication has always been hardware- time-and standard Braun’s multipliers (Yeo and Roy, 2005) using power-consuming computation in airthematic Spartan-3AN, Virtex-2, Virtex-4 and Virtex-5 Field Programmable Gate Arrays (FPGAs)

  • Even value average connection delay are observed in Virtex-5, obtained for Virtex-5 FPGA for 4×4 bit standard Virtex-4 and Spartan-3AN FPGAs

Read more

Summary

Introduction

Computational complexities of algorithms require should be verified and optimized before fast and efficient parallel multipliers for Digital Signal implementation. The objective of this study is to present study of Multiplication has always been hardware- time-and standard Braun’s multipliers (Yeo and Roy, 2005) using power-consuming computation in airthematic Spartan-3AN, Virtex-2, Virtex-4 and Virtex-5 FPGA

Objectives
Results
Conclusion
Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call