Abstract

In this paper, we investigate the impact of Ge-enrichment coupled to N- or C-doping in Ge <sub xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">2</sub> Sb <sub xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">2</sub> Te <sub xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">5</sub> based materials on low-resistance state (LRS or SET) performance combined with high-resistance state (HRS or RESET) high-temperature data retention (HTDR) in Phase-Change Memories (PCM). These innovative materials have been integrated in state-of-the-art memory cell prototypes. For the first time, a focus on the trade-off between SET stability (which is affected by resistance drift) and RESET HTDR is proposed. This aspect has been extensively characterized. Through physico-chemical analysis and electrical characterization we demonstrate the need for a specific "programming-current-vs-time-profile" to finally achieve an LRS stable at high-working temperature with programming times compatible with industrial applications. Finally, the reliability of the HRS and the LRS obtained with our optimized programming procedure has been demonstrated through Reflow Soldering Temperature Profile (RSTP) tests. The last result fully enables PCM for embedded applications, in which data integrity after the peak temperature of reflow soldering must be ensured.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call