Abstract
In this paper, we discuss the subthreshold operation of fully depleted silicon-on-insulator FETs (SOI-FETs) and FinFETs, with embedded ferroelectric negative-capacitance gate insulators, using technology computer-aided design simulations. SOI-FETs with ultrathin buried-oxide layers and appropriate workfunctions for bottom electrodes are found to be more preferable to attain steep subthreshold swings lesser than 60 mV/decade, because SOI-FETs can effectively enable a voltage drop in the ferroelectric layer, even though the degree of matching of the depletion capacitance and the ferroelectric gate insulator capacitance is almost the same in SOI-FETs and FinFETs. These results give a novel insight into how the subthreshold swing can be improved in ferroelectric-gate MOSFETs.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.