Abstract

The field-programmable gate array (FPGA) based hardware-in-the-loop (HiL) test, which minimizes the time-step of the real-time simulation below 500 ns, is an enabling technology for the development of the control unit of high-power electronic systems (HPE). In order to improve the time performance of FPGA-based HiL, this article proposes a novel parallel structure using the predictive behavior of the power electronic system. With this structure, we design an improved system-level solver applied to HPE. A piecewise insulated-gate bipolar transistor (IGBT) model is used to determine the state of the switch, offering a quasi-realistic model of the power converter. A parallel integration method is also implemented to solve the status of the circuit elements. Moreover, the proposed parallel structural can execute both the IGBT model and circuit element model at the same time, thus, reducing the simulation time-step significantly. The numerical accuracy of the solution, the architecture design, and the issue of the parallel computation are discussed in detail. An ac-dc-ac topology is presented as a case study. At last, a 25 ns time step in the National Instruments FlexRIO platform is achieved. Results comparison with the reference model is also identified and discussed.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call