Abstract
The channel areas of n-channel silicon metal–oxide semiconductor field effect transistor (MOSFET) devices have been patterned with an air-operated scanning tunneling microscope (STM) and processed to completion. Gate oxide thickness modulations greater than 80 Å have been achieved with this technique. The impact of the STM process step on the silicon/insulator interface has been characterized with two-level charge pumping. The number of interface traps attributable to the STM lithography process is roughly 7×1010/cm2 eV. Additionally, transistor parameters from the STM FETs are compared with those from virgin FETs to assess any possible leakage current and mobility degradation induced by the STM process.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures Processing, Measurement, and Phenomena
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.