Abstract
The spark of aggressive scaling of transistors was started after the Moors law on prediction of device dimensions. Recently, among the several types of transistors, junctionless transistors were considered as one of the promising alternative for new generation of nanotransistors. In this work, we investigate the pinch-offeffect in double gate and single gate junctionless lateral gate transistors. The transistors are fabricated on lightly doped (1015) p-type Silicon-on-insulator wafer by using an atomic force microscopy nanolithography technique. The transistors are normallyonstate devices and working in depletion mode. The behavior of the devices confirms the normal behavior of the junctionless transistors. The pinch-offeffect appears at VG+2.0 V and VG+2.5 V for fabricated double gate and single structure, respectively.Onstate current is in the order of 10-9(A) for both structures due to low doping concentration. The single gate and double gate devices exhibit anIon/Ioffof approximately 105and 106, respectively.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.