Abstract

Both traditional dual direction SCR (TDDSCR) and deep well gate-controlled dual direction SCR (DGC-DDSCR) are designed and fabricated in a 0.5 μm CMOS process. The ESD performance of the DDSCR device is predicted and verified by two-dimensional device simulation and transmission line pulse test results. The results show that when the TDDSCR changes the distance between the electrode N+ and the trigger surface P+(D4), the holding voltage increased from 10.1 V to 13.53 V, and the failure current remains stable (13.9A). The RS485 bus requires that the trigger voltage and the holding voltage of the ESD device be greater than 14.4 V, while TDDSCR is still unable to meet the on-chip ESD protection requirements for RS485 bus. However, when DGC-DDSCR increases the gate length (D4) of the anode and cathode, the holding voltage increases from 10.21 V to 15.18 V, and the failure current remains 14.63A. The test data has met the on-chip ESD protection requirements of the RS485 bus, and the size optimization problem of the DGC-DDSCR is discussed. The device has a strong current handling capability (91.25 mA/μm).

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.