Abstract
This letter concerns the electrical properties of floating gate (FG) that has undergone top nitridation, used in NAND flash memory devices As the dimensions are scaled down to 5 nm and beyond, the use of a thinner inter-poly dielectric (IPD) can provide the required gate coupling ratio, leaving more room for the control gate poly filling between the FG. However, the effect of the IPD scaling on data retention capability is the main bottleneck. Two interesting retention failure phenomena are demonstrated in a sample of thin bottom poly oxide (BPO). They are attributed to the enhanced degradation of the electrical field at the top corners of the FG and the potential difference between neighboring FG along the WL direction. These phenomena must be taken into consideration while setting the limits of the BPO in the IPD film scheme. The proposed FG top nitridation overcomes this limitation on the thinning of the bottom oxide improving the data retention characteristics of NAND flash memory devices.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.