Abstract
Deep submicron MOSFETs with elevated source/drain (S/D) structures, where S/D extension regions were partially elevated besides deep S/D regions, were fabricated by use of Si selective epitaxial growth technique. As fairly compared with a well-developed conventional MOSFET, we clarify an advantage of the elevated S/D structures, i.e., improvement upon driving performance with keeping excellent short-channel characteristics, which is enhanced for decrease in gate sidewall spacer width. The experimental results are explained in terms of the reduction in S/D parasitic resistance by addition of the Si epitaxial layer where the impurity profile is suitable.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.