Abstract

Abstract: In this paper the low-power and high-speed design approach of one Complementary Metal Oxide Semiconductor (CMOS) circuit based on NAND function has been reported. The CMOS design methodology has been followed to construct the circuit. The design has been carried out at 150 nm channel length of Metal Oxide Semiconductor (MOS) transistor. Average power consumption and gate delay of the circuit has been measured. Power-delay product (PDP) of the circuit has been calculated for optimized operation. The simulation of the circuit has been carried out with the help of Tanner SPICE (T-SPICE) software.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.