Abstract

We investigated the effect of positive bias temperature stress (PBTS) on the device stabilities of In–Ga–Zn–O thin film transistors with bottom gate and top gate structures. Under the PBTS conditions at the gate voltage of +20V and the temperature of 60°C, the turn-on voltage experienced a negative shift of −1.5V for the top gate device, while a larger positive shift of 3.0V was observed for the bottom gate device. From the variations in transfer characteristics at various temperatures and the discussions on the thermal activation energy, it was suggested that these different behaviors of two devices originated from interface trap densities caused by the plasma damage and the pinning of Fermi energy level for the bottom and top gate devices, respectively. It was very encouraging that the variation of the turn-on voltage could be minimized when the top gate device was fabricated to have a very controlled interface.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.