Abstract
This brief presents an external capacitor-less nMOS low-dropout (LDO) voltage regulator integrated with a standard CSMC 0.6- ${\mu }\text{m}$ BiCMOS technology. Over a −55 °C to +125 °C temperature range, the fabricated LDO provides a stable and considerable amount of 3 A output current over wide ranges of output capacitance $C_{\mathrm {OUT}}$ (from zero to hundreds of ${\mu }\text{F}$ ) and effective-series-resistance (ESR) (from tens of milliohms to several ohms). A LDO voltage of 200 mV has been realized by accurate modeling. Operating with an input voltage ranging from 2.2 to 5.5 V provides a scalable output voltage from 0.8 to 3.6 V. When the load current jumps from 100 mA to 3 A within 3 ${\mu }\text{s}$ , the output voltage overshoot remains as low as 50 mV without output capacitance, $C_{\mathrm {OUT}}$ . The system bandwidth is about 2 MHz, and hardly changes with load altering to ensure system stability. To improve the load transient response and driving capacity of the nMOS power transistor, a buffer with high input impedance and low output impedance is applied between the transconductance amplifier and the nMOS power transistor. The total area of fabricated LDO voltage regulator chip including pads is 2.1 mm $\times $ 2.2 mm.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: IEEE Transactions on Circuits and Systems II: Express Briefs
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.