Abstract

A novel 2 × time-difference amplifier (TDA) in 65 nm CMOS technology is presented. Unlike traditional analogue TDA, the proposed TDA, employing an all-digital synchronous architecture, achieves 2 × TDA in a time subtracting way based on time register. Multi-path negative skewed gated delay cells are utilised to minimise gating skew error in the time register. To make up for the delay mismatch in the two time registers, a foreground calibration scheme that calibrates the input offset of the phase detectors at the same time is applied. The TDA gain ranges from 1.99 to 2.02 over ± 150 ps input time-difference range and the standard variation of the gain is 0.02 under various process, voltage and temperature (PVT) conditions. The simulated average of power consumption is 62 μW under 100 MHz clock frequency.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call