Abstract

Major cost driving factors for current advanced electronics assembly processes are polymer encapsulation and polymer dispensing processing. This is particularly true for flip chip on board interconnection technology. As an integral part of the Low Cost Next Generation Flip Chip Processing Program of Georgia Tech's Packaging Research Center, a preliminary industry benchmark study has been conducted to determine high cost process characteristics of state-of-the-art flip chip assembly technology. The benchmarking analysis has identified certain steps of the assembly process as high cost including bumping, underfill dispensing and curing of underfill material. Based on these cost factors, a new flip chip assembly process concept has been developed to reduce process steps, process time, and cost. A cost model has been created to analyze the new assembly process and compare it with current benchmark processes. Leveraging the cost analysis, further cost reducing refinements to the process have been identified achieving a low cost solution. The work presented will focus on flip chip assembly cost analysis and process design.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.