Abstract

In this paper, a transient enhanced flipped voltage follower (FVF) based cap-less low-dropout (LDO) regulator for wide range of load currents and capacitances is presented. The proposed LDO uses a slow–fast loop architecture with three feed-forward paths to enhance the transient behaviour and to stabilize the feedback loop. These feed-forward paths help to eliminate the minimum load current and load capacitance constraints with improved transient responses. A simple damping-ratio enhancer (DRE) is used to stabilize the loop further. This LDO provides the regulated power supply voltage of 1 V with good load and line regulations. It achieves the settling time of 200 ns with the minimum edge time of 100 ps for the load currents from 0 to 50 mA and the load capacitance ranges from 0 to 2 nF. The proposed LDO is implemented in 130 nm CMOS technology and consumes only a quiescent current of 95 μA.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call