Abstract

A 12-bit 200MS/s pipeline analog-to-digital converter (ADC) with sample-and-hold amplifier (SHA) is proposed in this paper. An innovative timing control technology is applied to the SHA in order to eliminate its nonlinear kickback, while the SHA eliminates bandwidth and timing mismatches between the input networks of the flash (sub-ADC) and of the multiplying DAC (MDAC) in the first stage, to improve the analog input bandwidth and to meet the requirements of a high-IF sampling ADC. A novel full complementary op-amp is utilized to reduce the overall power consumption of the ADC, which makes the power consumption of the SHA and of the first stage less than 20mW. A new fully differential reference buffer and a clock receiver with duty-cycle stabilizer (DCS) are applied in the prototype ADC. The jitter of the clock receiver is less than 150 fs to avoid the SNR degradation. The ADC is implemented in 0.18µm CMOS process and consumes 91mW from a 1.8V supply. The ADC achieves an SNDR of 66.10dB and an SFDR of 84.45dB with 10MHz input signal, while maintaining an SNDR >65dB and SFDR >80dB up in the entire Nyquist band. Its input signal frequency is up to 500MHz.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.