Abstract

A 0.25 µm complementary metal oxide semiconductor field effect transistor (CMOSFET) has been developed using halo implantation for 1 Gbit dynamic random access memory (DRAM). This technology features a source/drain implantation followed by a halo implantation with an inclined angle after formation of oxide sidewall spacer. The halo implantation is performed without additional implantation masks. Dopants formed by the halo implantation act as the punchthrough stopper that surrounds the lightly doped drain (LDD) implantation region. As a result, the short-channel effect (SCE) of the halo CMOSFET is dramatically suppressed as compared with that of the conventional CMOSFET and the breakdown voltage between drain and source (BVds) margin is markedly improved more than 0.05 µm for n-channel metal oxide semiconductor field effect transistor (NMOSFET) and 0.12 µm for p-channel metal oxide semiconductor field effect transistor (PMOSFET).

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call