The impact of gate dielectric breakdown induced microstructural defects is investigated for both conventional poly-Si/SiON and metal-gate/high-k gate stacks. For poly-Si/SiON gate stacks, the effect of dielectric-breakdown induced epitaxy (DBIE) dilation on the post breakdown degradation rate is discussed. It was found that oxygen vacancy and Si-path formation in the breakdown path control the post-breakdown evolution from digital mode to analog mode which has significant impact on the post breakdown reliability margin. For metal-gate/high-k gate stacks, ultrafast degradation could happen with formation of metal filament if the compliance current level exceeds certain limit. However, the gate leakage current could recover from the breakdown damage by the reverse electrical biasing. The diffusion of oxygen atoms in and out of the breakdown path makes the ON/OFF switching of the percolation path possible.
Read full abstract