Abstract

The downsizing of the metal oxide semiconductor field effect transistor (MOSFET) to dimensions <0.1 μm in the next years requires the adoption of <2 nm thick gate oxides, which unfortunately give rise to a significant direct tunneling current. We apply in this paper a self-consistent one-dimensional Schrödinger–Poisson model to study MOSFET channel architectures likely to reduce this leakage. They consist in either increasing the insulator thickness using a larger permittivity nitride/oxide stack or burying the channel thanks to a tensile strained IV–IV heterostructure. It is shown that both solutions yield separately a reduction, and that the combination of these two strategies offers promising opportunities to fulfill ultimate complementary metal oxide semiconductor technology (≪0.1 μm) requirements regarding gate oxide downsizing.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.