Abstract
Experimental prototype high-speed entropy coder and decoder chips with parallel architectures are discussed. Two coding techniques, run-length coding and variable-length coding, are implemented in these two chips. Designed in a 1.2- mu m double-metal CMOS technology, the die-size of each chip is about 5 mm*5 mm. Each chip contains about 35 K transistors. Based on the simulation of critical parts, they are expected to meet a speed objective of 52 MHz with margin. >
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.