Abstract

This paper presents an advanced numerical analysis of novel hybrid silicon/SiC multiple cascode configuration. The novel approach is exemplified through a three device cascode Configuration, whereby a 5-20V silicon MOSFET blocks a lateral medium voltage 60-100V SiC JFET, which in turn reverse biases the gate of a vertical high voltage (/spl ges/1.2kV) SiC JFET. Furthermore, an elegant solution for the SiC part of the hybrid multiple cascode is also presented. A fully integrated SiC cascoded JFETs chip is proposed and numerically demonstrated. The results obtained through mixed mode simulations for the two cascode configurations are compared.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.