Abstract

Based on simulation, the threshold voltage (VT) variation for NAND flash memory cells fabricated with the self-alignment of the poly-silicon floating gate is expected to be related to the peak-to-valley value (PV) of wafer nanotopography. After chemical and mechanical polishing (CMP) of the poly-silicon floating gate, the PV of the remaining height of the poly-silicon floating gate linearly increased with the PV of wafer nanotopography. As a result, the VT variation linearly increased with the PV of the remaining height of the poly-silicon floating gate after CMP. These simulation results show, in particular, that the VT variation of NAND flash memory cells induced by wafer nanotopography becomes larger and larger as the device size becomes smaller and smaller.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.