Abstract

Problem statement: Nanotransistor now is one of the most promising fields in nanoelectronic in order to less energy consuming and application to create developed programmable information processors. Most of Computing and communications companies invest hundreds of millions of dollars in research funds every year to develop smaller transistors. Approach: The Junction-less side gate silicon Nano-wire transistor has been fabricated by Atomic Force Microscopy (AFM) and wet etching on p-type Silicon On Insulator (SOI) wafer. Then, we checked the characteristic and conductance trend in this device regarding to semi-classical approach by Semiconductor Probe Analyser (SPA). Results: We observe in characteristic of the device directly proportionality of the negative gate voltage and Source-Drain current. In semi classical approach, negative Gate voltage falling down the energy States of the Nano-wire between the source and the drain. The graph for positive gate voltage plotted as well to check. In other hand, the conductance will be following characteristic due to varying the gate voltage under the different drain-source voltage. Conclusion: The channel energy states are supposed to locate between two electrochemical potentials of the contacts in order to transform the charge. For the p-type channel the transform of the carriers is located in valence band and changing the positive or negative gate voltage, make the valence band energy states out of or in the area between the electrochemical potentials of the contacts causing the current reduced or increased.

Highlights

  • In last decade, interest in Nano-Wire (NW’s) had dramatically increased regarding to down scaling in semiconductor device technology

  • The nanometer-scaled electronic design pattern was fabricated on (100) silicon on insulator wafer by using Scanning Probe Microscopy (SPM) via Atomic Force Microscope (AFM) nanolithography process

  • The samples with a surface area 1-1.5 cm2 were cut from p-type Silicon On Insulator (SOI) wafers phosphorus doped, resistivity 5-10 Ωm, diameter 100±0.5mm, thickness 525 ± 25 μm (Fig. 1)

Read more

Summary

Introduction

Interest in Nano-Wire (NW’s) had dramatically increased regarding to down scaling in semiconductor device technology. In this work we make a nano-electronic device fabrication process based on KOH etch applied to structures defined by AFM nanolithography. Consider to the device structure which consist of the source (left contact), channel (Si nanowire) and drain (right contact).

Results
Conclusion

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.