Abstract

This paper presents an overview of effects of channel and gate engineering separately on single gate fully depleted silicon-on-insulator (SOI) MOSFETs. Analytical surface potential models for graded-channel (GC) and dual-material-gate structures, each representing the effect of channel engineering and gate engineering respectively, have been developed to study the figure of merit of different structures over SOI MOSFETs. For validation, results obtained from analytical model have been compared with numerical simulation data obtained by 2-D device simulator, ATLAS™ SILVACO.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call