Abstract

In this paper, a software defined radio (SDR) structure based carrier frequency offset (CFO) estimation and compensation circuit is designed for an orthogonal frequency division multiplexing (OFDM) system using the reconfigurable coordinate rotation digital computer (CORDIC) field programmable gate array (FPGA) rotation and vectoring circuit modules. The SDR architecture of the CFO estimation and compensation circuit and the program flow of the CORDIC FPGA modules are presented. The required processing time and hardware reconfiguration function are our major design considerations. The experimental results demonstrate that the designed CFO estimation and compensation circuit implemented with a 10 MHz clock FPGA chip can reduce the residual CFO to an acceptable range within 1.5µsec.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.