Abstract

In this paper, an ASIC fabricated in 180 nm CMOS technology from AMS with the very front-end electronics used to readout LGAD sensors is presented as well as its experimental results. The front-end has the typical architecture for Si-strip readout, i.e., preamplification stage with a Charge Sensitive Amplifier (CSA) followed by a CR-RC shaper. Both amplifiers are based on a folded cascode structure with a PMOS input transistor and the shaper only uses passive elements for the feedback stage. The CSA has programmable gain and a configurable input stage in order to adapt to the different input capacitance of the LGAD sensors (pixelated, short and long strips) and to the different input signal (depending on the gain of the LGAD). The fabricated prototype has an area of 0.865 mm × 0.965 mm and includes the biasing circuit for the CSA and the shaper, 4 analog channels (CSA+shaper) and programmable charge injection circuits included for testing purposes. Noise and power analysis performed during simulation fixed the size of the input transistor to W/L = 860 μm/0.2 μm. The shaping time is fixed by design at 1 us and, in this ASIC version, the feedback elements of the shaper are passive, which means that the area of the shaper can be reduced using active elements in future versions. Finally, the different gains of the CSA have been selected to maintain an ENC below 400 electrons for a detector capacitor of 20 pF, with a power consumption of 150 μ W per channel.

Highlights

  • : In this paper, an ASIC fabricated in 180 nm CMOS technology from Austria Micro Systems (AMS) with the very front-end electronics used to readout LGAD sensors is presented as well as its experimental results

  • The front-end has the typical architecture for Si-strip readout, i.e., preamplification stage with a Charge Sensitive Amplifier (CSA) followed by a CR-RC shaper

  • The front-end has the typical architecture for Si-strip readout [2], i.e., pre-amplification stage with a Charge Sensitive Amplifier (CSA) followed by a CR-RC shaper

Read more

Summary

Front-end ASIC

The ASIC has been fabricated in a 180 nm technology from AMS. This technology has been selected basically because the price for prototyping is lower compared to technologies with a smaller channel length. The front-end has the typical architecture for Si-strip readout [2], i.e., pre-amplification stage with a Charge Sensitive Amplifier (CSA) followed by a CR-RC shaper Both amplifiers are based on a folded cascode structure with a PMOS input transistor and the shaper only uses passive elements for the feedback stage and the shaping time is fixed at 1 us. This stage gives the main noise contribution to the circuit, the PMOS input transistor. Noise constant, q is the electron charge, W, L and gm are the width, length and the transconductance of the input transistor This expression can be simplified to: ENC = a + bCd (2.2). Final values on the fabricated pre-amp are a gain of 67,5 dB, a gain bandwidth product (GBW) of 19,5 MHz and a power consumption below 80 μW

Shaper
ASIC characterization
Conclusions
Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.