Abstract
Since the 1970s, LDMOS transistors have been used in a variety of applications because of their versatility and monolithic integration with CMOS logic. Despite the advantages, interface defects (N <sub xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">IT</sub> ) generation due to Hot Carrier Degradation (HCD) has been a persistent reliability challenge for LDMOS transistors. Unfortunately, neither classical charge pumping nor single-pulse charge pumping techniques can be used to locate/quantify N <sub xmlns:mml="http://www.w3.org/1998/Math/MathML" xmlns:xlink="http://www.w3.org/1999/xlink">IT</sub> in a source-body-tied LDMOS configuration. Here we: i) identify the multiple hotspots of HCD in an LDMOS using experimentally validated TCAD simulations; ii) introduce and implement a TCAD-enabled novel charge pumping technique to probe region-specific interface states in a source-body-tied (SBT) LDMOS; and iii) develop a unified multi-hotspot HCD model to interpret the degradation kinetics in power transistors. The analysis provides deep insights into the HCD in an LDMOS and the generalized charge pumping technique can be used to map interface states in a variety of transistors with non-traditional doping and contact configurations.
Published Version
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have