Abstract

Typical plasma etching techniques used in integrated circuit fabrication can generate steep topographies that cannot be covered adequately by subsequent deposition steps. An plasma etching process for polysilicon using controlled photoresist erosion produces tapered edge profiles compatible with step coverage requirements. The degree of taper is a function of the photoresist profile, the photoresist to polysilicon etch rate ratio, and the extent of overetch. The photoresist and the polysilicon appear to etch predominantly anisotropically with the isotropic component of the polysilicon etch rate increasing during the overetch period.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call