Abstract

Network on chip (NoC) architectures enable efficient and scalable interconnection between hardware accelerators on the same chip. Most of the traditional NoC architectures are highly resource intensive and suffer from low clock performance when implemented on field programmable gate array platforms. They fail to provide standard interface to accelerators and fall short on detailing the external interface. Availability of open source NoC infrastructures saves development time also faster adoption of this technique. This letter discusses the implementation of OpenNoC, an open source lite-weight deflection torus-based NoC with PCIe-based communication controller.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.