Abstract
Turn-on transient drain current in polycrystalline silicon thin-film transistors is investigated. We consider two mechanisms responsible for causing the overshoot current, i.e., the carrier trap effect (CTE) and the self-heating effect (SHE). Under low drain bias, current decay is described by the power-law relaxation indicating CTE. Meanwhile, when input power is increased, the overshoot component associated with SHE is superposed, for which the stretched exponential function provides a better representation. We discuss the mechanisms behind the observed characteristics, and propose a semi-empirical equivalent circuit model to reproduce the transient behavior especially focusing on CTE.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.