Abstract

The process-induced variability in nanoscale phase-change memory (PCM) devices is of utmost importance for the development of reliable single-bit/multi-bit data storage devices. In this study, the influence of structural and interfacial parameters on the performance of Ge2Sb2Te5 (GST) PCM device is systematically investigated using Plackett–Burman design of experiment method. Five important structural parameters, (i) heater (TiN) radius (HR), (ii) heater height, (iii) GST radius (WGST), (iv) GST thickness, and (v) top electrode thickness, and along with three interfacial parameters namely, (i) thermal boundary resistance (TBR) between GST and TiN interface (ii) TBR between GST and SiO2 interface, and (iii) electrical interface resistance (EIR) between GST and TiN interface are considered for the study. Furthermore, to understand the impact of scaling, the performance metrics i.e. RESET resistance (RRESET), SET resistance (RSET), RESET power (PRESET) and SET power (PSET) of an isotropically scaled-down device with a HR of 10 nm are extracted and compared against the reference device of 50 nm HR. The TCAD simulation results reveal that HR and WGST are the most dominant structural parameters for the output metrics and the analysis shows that ratio should be maintained between 2.7 and 4.5 to offer reliable RESET operation. Among the interfacial parameters, GST/TiN EIR is the most significant controlling parameter for PRESET/PSET metrics, whereas GST/TiN TBR plays an important role in achieving better RRESET/RSET. Hence, our findings of the most and least sensitive input parameters can be effectively used for the better optimization of RESET/SET pulse parameters to achieve reliable programming of PCM devices in the future technology nodes.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call