Abstract

In this manuscript, the fabrication of polymer nonvolatile memory cells based on one-transistor–one-transistor (1T1T) device geometries is reported. A spin-coated diketopyrrolopyrrole (DPP)-based polymer semiconductor was used as the active channel layer for both the control transistor (CT) and memory transistor (MT); thermally deposited gold nanoparticles (Au NPs) were inserted between the tunneling and blocking gate dielectrics as a charge-trapping layer of the MT. In the 1T1T memory cell, the source electrode of the CT was connected to the gate electrode of the MT, while the drain electrode of the MT was connected to the gate electrode of the CT. The reading and writing processes of the memory cells operated separately, which yielded a nondestructive read-out capability. The fabricated 1T1T polymer memory cells exhibited excellent device performances with a large memory window of 16.1 V, a high programming–erasing current ratio >103, a long retention of 103 s, a cyclic stability of 500 cycles, and a 2-...

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call