Abstract

Communication between relays and the central control station is an important aspect of Special Protection Schemes (SPS) used in modern power systems. The relays are expected to perform sense-process-communicate cycles. A sequential implementation of these tasks increases the computational time and adversely affects the overall performance of the relay. This paper presents the design and hardware implementation of an overcurrent relay on Field Programmable Gate Array (FPGA) with concurrent sense-process-communicate cycles. The implementation is based on parallel pipelined architecture where sampling, measurement, processing and communication tasks are done concurrently. The relay is implemented on Xilinx Virtex-II Pro XC2VP30-FF896-7C FPGA Board. The proposed relay conforms to IEEE standard C37.112-1996 for overcurrent relays in power systems. It is equipped with serial/IP communication capability. The details of the hardware design, implementation and experimental test results on a hardware simulator of a 360km transmission line are presented in this paper. The architecture provides a platform for implementing special protection schemes in power systems.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.