Abstract
This paper presents an area-efficient multiple circular layout cells that provide an excellent electrostatic discharge (ESD) robustness for CMOS output buffers. Experimental results using a 0.35 μm nonsilicided CMOS process from the Institute of Microelectronics (IME) has demonstrated that the ESD robustness of the proposed layout design based on the human body model (HBM) is enhanced when compared to the traditional finger-type layout approach. The pMOS and nMOS output transistors achieve higher driving/sinking current by using the proposed layout design. In the meantime, the layout area requirement is reduced and hence producing a lower drain-to-bulk parasitic capacitance. These attributes of the new circle-type layout design make it judiciously suitable for utilization in high-density and high-speed applications.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.