Abstract

2 ABSTRACT: Successive-approximation ADCs (SA-ADCs) have found a wide range of applications requiring low speed and moderate resolution, very-high speed and low resolution or even high speed and high resolution Low-power SA-ADCs have been widely used in low-speed biomedical applications with a limited power budget.Several attempts have been reported in order to reduce the power consumption of the ADC with an emphasis on the employed capacitive DAC. In this paper, both the capacitive digital-to-analog converter (DAC) and the comparator are modified from the typical structure. The conventional structure of an SA-ADC, consists of a sample-and-hold (S/H) circuit, a comparator, a successive approximation register (SAR), and a digital-to-analog converter (DAC).Among them DAC has greater importance, which consumes major power in the ADC module.So by careful designing of DAC module its possible to reduce the power consumption to a great extend. By modifying the existing Conventional DAC architecture, ,its found that the power consumption of the DAC is significantly reduced.In the exsiting Conventional DAC power consumption is found to be about 12mW. But in modified architecture power consumption is reduced to 7mW.So it is stated that by using modified DAC module its possible to work the ADC in low power applications

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.