Abstract

A high performance, Low power and high speed designs are always being important in VLSI. There are different logic families exist for an efficient performance of the circuits. The Constant Delay (CD) logic style is one of the efficient logics among the digital logic family. The complicated logic expressions in the digital logic families are implemented using this high performance energy efficient logic style (Constant delay). Multiplier Accumulator Unit is the most important component in applications such as Digital Signal Processing, Field Effect Transistors, and Finite impulse response filters. A high speed and energy efficient Multiplier Accumulator unit using constant delay logic is implemented in this paper, and the performance parameters such as power, delay and power delay product (PDP) are measured. The simulation is done using HSPICE tool in both 45nm CMOS technology and 32nm CMOS technology.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.