Abstract

According to the demand on enormous multimedia data processing, we have designed a VLIW (very long instruction word) processor called DIVA (dual-issue VLIW architecture) exploiting the ILP (instruction-level parallelism) in multimedia programs. The DIVA processor which can execute two instructions in one cycle supports 86 instructions including 30 media instructions, and has a sub-word execution structure that supports the saturation mode arithmetic for image processing. Compared to scalar architectures without media instructions, the performance of the DIVA processor is improved by 2.2 to 5 times due to the combination of the VLIW architecture and media instructions. The DIVA processor, consisting of about 90,000 gates, was implemented using the 0.6 /spl mu/m CMOS SOG (sea-of-gate) process on a 8 mm/spl times/8 mm die, and has shown a performance of 80 MOPS (million operations per second) at 10 MHz clock frequency.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.