Abstract

This article presents a basic two-stage CMOS opamp design procedure that provides the circuit designer with a means to establish optimised balancing between speed, power and noise for a given load condition. The proposed design steps allow opamp designers to optimise the power consumption for the given constraints of settling time, accuracy, noise and load. The key factor is to establish the optimum combination of ratios of transconductance of second stage to first stage and load capacitor to compensation capacitor. So, required accuracy and settling time can be established with minimum power consumption. Unlike the earlier reported design procedures, in this article a systematic method is presented to set the quiescent voltages at the transistors of the first and second stages of the opamp. This work will be helpful to select appropriate method of implementation of Miller compensation for given constraints. To verify the viability of the proposed design steps, SPICE simulation results for the proposed procedure are given. Best simulation results obtained on Tanner tool show settling time and power dissipation equal to 320 ns and 188.5 μW, respectively, for 5 pf capacitive load.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.