Abstract

Programmable logic arrays (PLAs) are popular devices in the realisation of circuits as it can implement any Boolean function. This article proposes a dynamic complementary metal oxide semiconductor (CMOS) PLA based on NOR architecture that uses a secondary clock and feedback phenomena for low energy and high speed. Static power reduction is achieved by blocking the static current flow during evaluation period. The proposed design is simulated at 45 nm CMOS technology using CADENCE VLSI design tool. With respect to the latest low-energy and fastest PLA reported in the literature, the proposed design is 69% faster and consumes 73% less energy.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.