Abstract
This paper presents new DSP (digital signal processor) instructions and their hardware architecture for high-speed FFT. The instructions perform new operation flows, which are different from the MAC (multiply and accumulate) operation on which existing DSP chips heavily depend. The paper proposes a DPU (data processing unit) supporting the instructions and shows two times faster than existing DSP chips for FFT. The architecture has been modeled by the Verilog HDL and logic synthesis has been performed using the 0.35 /spl mu/m standard cell library. The maximum operating clock frequency is about 144.5 MHz and the architecture will be employed on an application-specific DSP chip.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.