Abstract

This paper proposes a new SDM (Sigma delta modulator) architecture to improve conversion rates and SNR (Signal-to noise ratio). The characteristic of the proposed SDM employs an adaptive clocking architecture which includes the first integrator with a 1 MHz clock and the second/third integrator with a 4 MHz clock. The SDM circuit with a 0.65 um CMOS process is simulated by both MATLAB and HSPICE. The simulation results illustrate that SNRs of the proposed SDM are increased by 2 dB@internal 1 bit ADC/DAC and 7 dB@3 bit and 5 bit, compared with the conventional SDM.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call