Abstract

Heterojunction annealing is widely used to improve the efficiency of kesterite thin-film solar cells. However, the efficiency will decrease when the annealing temperature is high, and the reason why high-temperature postdeposition annealing results in the deterioration of device performance is not well-studied, which restricts the efficiency promotion of kesterite solar cells. This study investigates the effect of high-temperature postdeposition annealing on the p-n heterojunction and, thus, on the performance of the solar cell. The surface potential of the absorber layer inverts, the number of deep-level defects increases, and the CdS/CZTSe interface barrier height increases after high-temperature postdeposition annealing. A combination of different characterization methods reveals that excessive elemental diffusion at the p-n heterojunction during high-temperature postdeposition annealing is the key reason for deterioration of the performance of CZTSe devices. This study discloses the mechanism for the change in device properties with high-temperature postdeposition annealing and will also be helpful for understanding the mechanism of efficiency change as the solar cell keeps working.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.