Abstract

We model the temperature-dependent gate-induced drain leakage (GIDL) in FinFETs. Berkeley short-channel IGFET model-common multi gate (BSIM-CMG) model for FinFET uses the only band-to-band tunneling (BTBT) to model the GIDL mechanism, which is not sufficient to capture the GIDL at low electric field. The proposed model captures trap-assisted tunneling (TAT) at low electric field and BTBT at a high electric field, in the gate–drain overlap region. It contains a single piece expression for trap-assisted tunneling GIDL current, especially present in the sub-20-nm FinFET technology node. The model is validated with the measurement data and it accurately captures the physical behavior of GIDL current. The developed model can be implemented in industry standard compact models.

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.