Abstract

This paper explains the extraction from the measurement of the parameters necessary in time domain to identify the hysteretic behavior of the coupling capacitance of through silicon vias (TSVs). The algorithm was developed in such a way that the equivalent capacitance model can be implemented into standard circuit simulators. A comparison with a known procedure based on the genetic algorithm approach is offered as validation. Results showing the robustness of the algorithm and the effects of the hysteresis on the crosstalk among TSV and integrated circuit active devices are reported and discussed.

Full Text
Published version (Free)

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call