Abstract
The causes of showing different subthreshold slopes (SS) in programmed and erased states for two different charge trap flash (CTF) memory devices, SONOS type flash memory with gate-all-around (GAA) structure and TANOS type NAND flash memory with planar structure were investigated. To analyze the difference in SSs, TCAD simulation and low-frequency noise (LFN) measurement were fulfilled. The device simulation was performed to compare SSs considering the gate electric field effect to the channel and to check the localized trapped charge distribution effect in nitride layer while the comparison of noise power spectrum was carried out to inspect the generation of interface traps (NIT). When each cell in the measured two memory devices is erased, the normalized LFN power is increased by one order of magnitude, which is attributed to the generation of NIT originated by the movement of hydrogen species (h<SUP>*</SUP>) from the interface. As a result, the SS is degraded for the GAA SONOS memory device when erased where the N<SUB>IT</SUB> generation is a prominent factor. However, the TANOS memory cell is relatively immune to the SS degradation effect induced by the generated N<SUB>IT</SUB>.
Talk to us
Join us for a 30 min session where you can share your feedback and ask us any queries you have
More From: JSTS:Journal of Semiconductor Technology and Science
Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.