Abstract

This paper presents a novel process variation compensation technique for semi-self impedance calibration of the transmission line driver implemented with the Low Voltage Swing Terminated Logic (LVSTL). The impedance calibration in the pull-up and pull-down networks of the driver circuits are analyzed and designed based on the JEDEC LPDDR4(Low Power Double Data Rate) standard. Based on the impedance mismatch analysis, a new semi-self impedance calibration circuit for LPDDR4 is proposed to compensate the driver impedance mismatch caused by the process variation using process monitoring circuit. The proposed circuit is designed and implemented with 180nm CMOS technology using 1.8V supply voltage. With the proposed semi-self calibration circuit, ± V OH level change due to process variations is reduced by 81% in pull-up and 74% in pull-down networks without power overhead because it is foreground calibration scheme.

Full Text
Paper version not known

Talk to us

Join us for a 30 min session where you can share your feedback and ask us any queries you have

Schedule a call

Disclaimer: All third-party content on this website/platform is and will remain the property of their respective owners and is provided on "as is" basis without any warranties, express or implied. Use of third-party content does not indicate any affiliation, sponsorship with or endorsement by them. Any references to third-party content is to identify the corresponding services and shall be considered fair use under The CopyrightLaw.